SN54LVC00A, SN74LVC00A SCAS279U - JANUARY 1993 - REVISED JULY 2024 ## SNx4LVC00A Quadruple 2-Input Positive-NAND Gates #### 1 Features - ESD protection exceeds JESD 22 - 2000V Human-Body Model - 1000V Charged-Device Model - SN74LVC00A operates from 1.65V to 3.6V - SN54LVC00A operates from 2V to 3.6V - SNx4LVC00A specified from -40°C to +85°C and –40°C to +125°C - SN54LVC00A specified from -55°C to +125°C - Inputs accept voltages to 5.5V - Max t<sub>pd</sub> of 4.3ns at 3.3V - Typical V<sub>OLP</sub> (output ground bounce) < 0.8V at $V_{CC} = 3.3V$ , $T_A = 25$ °C - Typical V<sub>OHV</sub> (output V<sub>OH</sub> undershoot) > 2V at V<sub>CC</sub> = 3.3V, T<sub>A</sub> = 25°C - Latch-up performance exceeds 250 mA per JESD 17 - On products compliant to MIL-PRF-38535, all parameters are tested unless otherwise noted. On all other products, production processing does not necessarily include testing of all parameters. ## 2 Applications - **AV Receivers** - Audio Docks: Portable - Blu-Ray Players and Home Theater - MP3 Players or Recorders - Personal Digital Assistants (PDAs) - Power: Telecom/Server AC/DC Supply: Single Controller: Analog and Digital - Solid State Drives (SSDs): Client and Enterprise - TVs: LCD, Digital, and High-Definition (HDTV) - Tablets: Enterprise - Video Analytics: Server - Wireless Headsets, Keyboards, and Mice ### 3 Description The SN54LVC00A quadruple 2-input positive-NAND gate is designed for 2.7V to 3.6V V<sub>CC</sub> operation, and the SN74LVC00A quadruple 2-input positive-NAND gate is designed for 1.65V to 3.6V V<sub>CC</sub> operation. The SNx4LVC00A devices perform the Boolean function $Y = \overline{A \cdot B}$ or $Y = \overline{A} + \overline{B}$ in positive logic. Inputs can be driven from either 3.3V or 5V devices. This feature allows the use of these devices as translators in a mixed 3.3V/5V system environment. #### **Device Information** | PART NUMBER | PACKAGE <sup>(1)</sup> | PACKAGE SIZE(2) | BODY SIZE(3) | | |-------------|------------------------|-----------------|--------------------|--| | | BQA (WQFN, 14) | 3mm × 2.5mm | 3mm × 2.5mm | | | | D (SOIC, 14) | 8.65mm × 6mm | 8.65 mm × 3.91 mm | | | | DB (SSOP, 14) | 6.2mm × 7.8mm | 6.20 mm × 5.30 mm | | | | NS (SOP, 14) | 10.2mm × 7.8mm | 10.30 mm × 5.30 mm | | | SNx4LVC00A | PW (TSSOP, 14) | 5mm × 4.4mm | 5.00 mm × 4.40 mm | | | | RGY (VQFN, 14) | 3.5mm × 3.5mm | 3.50 mm × 3.50 mm | | | | FK (LCCC, 20) | 8.9mm x 8.9mm | 8.89 mm × 8.89 mm | | | | J (CDIP, 14) | 19.55mm x 7.9mm | 19.55 mm x 6.7mm | | | | W (CFP, 14) | 9.21mm x 9mm | 9.21mm x 6.28mm | | - For more information, see Section 11. - The package size (length × width) is a nominal value and includes pins, where applicable. - The body size (length × width) is a nominal value and does not include pins. **Simplified Schematic** ## **Table of Contents** | 1 Features1 | 7 Detailed Description9 | |---------------------------------------------|-------------------------------------------------------| | 2 Applications 1 | 7.1 Overview9 | | 3 Description1 | 7.2 Functional Block Diagram9 | | 4 Pin Configuration and Functions3 | 7.3 Feature Description9 | | 5 Specifications4 | 7.4 Device Functional Modes10 | | 5.1 Absolute Maximum Ratings4 | 8 Application and Implementation11 | | 5.2 ESD Ratings4 | 8.1 Application Information11 | | 5.3 Recommended Operating Conditions, | 8.2 Typical Application11 | | SN54LVC00A4 | 8.3 Layout12 | | 5.4 Recommended Operating Conditions, | 9 Device and Documentation Support13 | | SN74LVC00A5 | 9.1 Related Links13 | | 5.5 Thermal Information5 | 9.2 Receiving Notification of Documentation Updates13 | | 5.6 Electrical Characteristics, SN54LVC00A6 | 9.3 Support Resources13 | | 5.7 Electrical Characteristics, SN74LVC00A6 | 9.4 Trademarks13 | | 5.8 Switching Characteristics, SN54LVC00A6 | 9.5 Electrostatic Discharge Caution13 | | 5.9 Switching Characteristics, SN74LVC00A7 | 9.6 Glossary13 | | 5.10 Operating Characteristics7 | 11 Mechanical, Packaging, and Orderable | | 5.11 Typical Characteristics7 | Information14 | | 6 Parameter Measurement Information8 | | ## **4 Pin Configuration and Functions** Figure 4-1. SN54LVC00A J or W Package; SN74LVC00A D, DB, NS, or PW Package 14-Pin CDIP, CFP SOIC, SSOP, SO, or TSSOP (Top View) NC - No internal connection Figure 4-2. SN54LVC00A FK Package 20-Pin LCCC (Top View) Figure 4-3. SN74LVC00A BQA or RGY Package 14-Pin WQFN or VQFN (Top View) **Table 4-1. Pin Functions** | | | PIN | | i. Fili i ulicuo | | | |-----------------|---------------|----------|------|------------------|------|-----------------| | NAME | SN74L\ | /C00A | SN54 | LVC00A | TYPE | DESCRIPTION | | NAIVIE | D, DB, NS, PW | BQA, RGY | J, W | FK | - | | | 1A | 1 | 1 | 1 | 2 | I | Gate 1 input | | 1B | 2 | 2 | 2 | 3 | I | Gate 1 input | | 1Y | 3 | 3 | 3 | 4 | 0 | Gate 1 output | | 2A | 4 | 4 | 4 | 6 | I | Gate 2 input | | 2B | 5 | 5 | 5 | 8 | I | Gate 2 input | | 2Y | 6 | 6 | 6 | 9 | 0 | Gate 2 output | | GND | 7 | 7 | 7 | 10 | I | Ground Pin | | 3Y | 8 | 8 | 8 | 12 | 0 | Gate 3 output | | 3A | 9 | 9 | 9 | 13 | I | Gate 3 input | | 3B | 10 | 10 | 10 | 14 | I | Gate 3 input | | 4Y | 11 | 11 | 11 | 16 | 0 | Gate 4 output | | 4A | 12 | 12 | 12 | 18 | I | Gate 4 input | | 4B | 13 | 13 | 13 | 19 | I | Gate 4 input | | V <sub>CC</sub> | 14 | 14 | 14 | 20 | _ | Positive supply | | | | | | 1 | | | | | | | | 5 | | | | NC | | | | 7 | | No Connection | | NC | | _ | _ | 11 | _ | 140 Connection | | | | | | 15 | | | | | | | | 17 | | | ## **5 Specifications** ### 5.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | | | | | MIN | MAX | UNIT | |------------------|--------------------------------------|------------------------------------------------------|--|------|-----------------------|------| | V <sub>CC</sub> | Supply voltage | | | -0.5 | 6.5 | V | | VI | Input voltage <sup>(2)</sup> | | | -0.5 | 6.5 | V | | Vo | Output voltage (2) (3) | | | | V <sub>CC</sub> + 0.5 | V | | I <sub>IK</sub> | Input clamp current | V <sub>1</sub> < 0 | | | -50 | mA | | I <sub>OK</sub> | Output clamp current | Output clamp current $V_O < 0$ | | | -50 | mA | | Io | Continuous output current | · | | | ±50 | mA | | V <sub>CC</sub> | Continuous current through GND | | | | ±100 | mA | | P <sub>tot</sub> | Power dissipation <sup>(4) (5)</sup> | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | | | 500 | mW | | T <sub>J</sub> | Junction temperature | | | | 150 | °C | | T <sub>stg</sub> | Storage temperature | | | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - (2) The input and output negative-voltage ratings may be exceeded if the input and output current ratings are observed. - (3) The value of V<sub>CC</sub> is provided in the Recommended Operating Conditions table. - (4) For the D package: above 70°C, the value of Ptot derates linearly with 8 mW/K. - (5) For the DB, NS, and PW packages: above 60°C, the value of Ptot derates linearly with 5.5 mW/K. ### 5.2 ESD Ratings | | | | VALUE | UNIT | |-----------------|------------------------------|--------------------------------------------------------------------------------|-------|------| | | | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | | | V <sub>(E</sub> | ESD) Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | V | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. #### 5.3 Recommended Operating Conditions, SN54LVC00A over operating free-air temperature range (unless otherwise noted)(1) | | | | SN54 | LVC00A | | |-----------------|---------------------------|----------------------------------|---------|-----------------|------| | | | | −55°C t | o +125°C | UNIT | | | | | MIN | MAX | | | \/ | Supply voltage | Operating | 2 | 3.6 | V | | V <sub>CC</sub> | Supply voltage | Data retention only | 1.5 | | ] | | V <sub>IH</sub> | High-level input voltage | V <sub>CC</sub> = 2.7 V to 3.6 V | 2 | | V | | V <sub>IL</sub> | Low-level input voltage | V <sub>CC</sub> = 2.7 V to 3.6 V | | 0.8 | V | | VI | Input voltage | | 0 | 5.5 | V | | Vo | Output voltage | | 0 | V <sub>CC</sub> | V | | | High-level output current | V <sub>CC</sub> = 2.7 V | | -12 | mA | | I <sub>OH</sub> | nigh-level output current | V <sub>CC</sub> = 3 V | | -24 | IIIA | | | Law level output ourrent | V <sub>CC</sub> = 2.7 V | | 12 | A | | I <sub>OL</sub> | Low-level output current | V <sub>CC</sub> = 3 V | | 24 | · mA | All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. See *Implications of Slow or Floating CMOS Inputs*, SCBA004. Submit Document Feedback Copyright © 2024 Texas Instruments Incorporated ## 5.4 Recommended Operating Conditions, SN74LVC00A over operating free-air temperature range (unless otherwise noted)(1) | | | | | | SN74L | VC00A | | | | |-----------------|-----------------------------|------------------------------------|------------------------|------------------------|------------------------|------------------------|------------------------|------------------------|------| | | | | T <sub>A</sub> = | 25°C | -40°C 1 | to 85°C | -40°C to | o 125°C | UNIT | | | | | MIN | MAX | MIN | MAX | MIN | MAX | | | V | Supply voltage | Operating | 1.65 | 3.6 | 1.65 | 3.6 | 1.65 | 3.6 | V | | V <sub>CC</sub> | Supply voltage | Data retention only | 1.5 | | 1.5 | | 1.5 | | V | | | | V <sub>CC</sub> = 1.65 V to 1.95 V | 0.65 × V <sub>CC</sub> | | 0.65 × V <sub>CC</sub> | | 0.65 × V <sub>CC</sub> | | | | $V_{IH}$ | High-level<br>input voltage | V <sub>CC</sub> = 2.3 V to 2.7 V | 1.7 | | 1.7 | | 1.7 | | V | | | par ronago | V <sub>CC</sub> = 2.7 V to 3.6 V | 2 | | 2 | | 2 | | | | | Low lovel | V <sub>CC</sub> = 1.65 V to 1.95 V | | 0.35 × V <sub>CC</sub> | | 0.35 × V <sub>CC</sub> | | 0.35 × V <sub>CC</sub> | | | V <sub>IL</sub> | Low-level<br>input voltage | V <sub>CC</sub> = 2.3 V to 2.7 V | | 0.7 | | 0.7 | | 0.7 | V | | | input voltage | V <sub>CC</sub> = 2.7 V to 3.6 V | | 0.8 | | 0.8 | | 0.8 | | | VI | Input voltage | | 0 | 5.5 | 0 | 5.5 | 0 | 5.5 | V | | Vo | Output voltage | | 0 | V <sub>CC</sub> | 0 | V <sub>CC</sub> | 0 | V <sub>CC</sub> | V | | | | V <sub>CC</sub> = 1.65 V | | -4 | | -4 | | -4 | | | | High-level | V <sub>CC</sub> = 2.3 V | | -8 | | -8 | | -8 | m A | | I <sub>OH</sub> | output current | V <sub>CC</sub> = 2.7 V | | -12 | | -12 | | -12 | mA | | | | V <sub>CC</sub> = 3 V | | -24 | | -24 | | -24 | | | | | V <sub>CC</sub> = 1.65 V | | 4 | | 4 | | 4 | | | | Low-level | V <sub>CC</sub> = 2.3 V | | 8 | | 8 | | 8 | mΛ | | I <sub>OL</sub> | output current | V <sub>CC</sub> = 2.7 V | | 12 | | 12 | | 12 | mA | | | | V <sub>CC</sub> = 3 V | | 24 | | 24 | | 24 | | <sup>(1)</sup> All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. See *Implications of Slow or Floating CMOS Inputs*, SCBA004. #### 5.5 Thermal Information | | | | SN74LVC00A | | | | | | | |-------------------------------|----------------------------------------|---------------|------------|--------------|------------|---------|---------------|------|--| | THERMAL METRIC <sup>(1)</sup> | | BQA<br>(WQFN) | D (SOIC) | DB<br>(SSOP) | I NS (SOP) | | RGY<br>(VQFN) | UNIT | | | | | 14 PINS | 14 PINS | 14 PINS | 14 PINS | 14 PINS | 14 PINS | | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 102.3 | 127.8 | 140.4 | 123.8 | 150.8 | 92.1 | °C/W | | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. ## 5.6 Electrical Characteristics, SN54LVC00A over recommended operating free-air temperature range (unless otherwise noted) | | | | SN54LV | C00A | UNIT | | |-----------------|-------------------------------------------------------------------------|-----------------|-----------------------|--------|----------------|--| | PARAMETER | TEST CONDITIONS | V <sub>cc</sub> | -55°C to + | -125°C | | | | | | | MIN | MAX | | | | | $I_{OH} = -100 \mu A$ | 2.7 V to 3.6 V | V <sub>CC</sub> - 0.2 | | | | | V <sub>OH</sub> | I <sub>OH</sub> = –12 mA | 2.7 V | 2.2 | | ] <sub>v</sub> | | | | 10H 12 IIIA | 3 V | 2.4 | | " | | | | I <sub>OH</sub> = -24 mA | 3 V | 2.2 | | | | | | I <sub>OL</sub> = 100 μA | 2.7 V to 3.6 V | | 0.2 | | | | V <sub>OL</sub> | I <sub>OL</sub> = 12 mA | 2.7 V | | 0.4 | V | | | | I <sub>OL</sub> = 24 mA | 3 V | | 0.55 | | | | II | V <sub>I</sub> = 5.5 V or GND | 3.6 V | | ±5 | μA | | | I <sub>CC</sub> | $V_I = V_{CC}$ or GND, $I_O = 0$ | 3.6 V | | 10 | μA | | | $\Delta I_{CC}$ | One input at $V_{CC} - 0.6 \text{ V}$ , Other inputs at $V_{CC}$ or GND | 2.7 V to 3.6 V | | 500 | μA | | ## 5.7 Electrical Characteristics, SN74LVC00A over recommended operating free-air temperature range (unless otherwise noted) | | , , , , , , , , , , , , , , , , , , , | | | | | N74LVC00A | | | | | | |------------------|------------------------------------------------------------------------------|-----------------|-----------------------|--------|------|-----------------------|------|-----------------------|------|------|--| | PARAMETER | TEST CONDITIONS | V <sub>cc</sub> | T <sub>A</sub> = | = 25°C | | -40°C to +8 | 35°C | -40°C to +1 | 25°C | UNIT | | | | | | MIN | TYP | MAX | MIN | MAX | MIN | MAX | | | | | I <sub>OH</sub> = -100 μA | 1.65 V to 3.6 V | V <sub>CC</sub> - 0.2 | | | V <sub>CC</sub> - 0.2 | | V <sub>CC</sub> - 0.3 | | | | | | I <sub>OH</sub> = -4 mA | 1.65 V | 1.29 | | | 1.2 | | 1.05 | | | | | | I <sub>OH</sub> = -8 mA | 2.3 V | 1.9 | | | 1.7 | | 1.55 | | V | | | V <sub>OH</sub> | I - 12 mA | 2.7 V | 2.2 | | | 2.2 | | 2.05 | | V | | | | I <sub>OH</sub> = -12 mA | 3 V | 2.4 | | | 2.4 | | 2.25 | | | | | | I <sub>OH</sub> = -24 mA | 3 V | 2.3 | | | 2.2 | | 2 | | | | | | I <sub>OL</sub> = 100 μA | 1.65 V to 3.6 V | | | 0.1 | | 0.2 | | 0.3 | | | | | I <sub>OL</sub> = 4 mA | 1.65 V | | | 0.24 | | 0.45 | | 0.6 | | | | V <sub>OL</sub> | I <sub>OL</sub> = 8 mA | 2.3 V | | | 0.3 | | 0.7 | | 0.85 | V | | | | I <sub>OL</sub> = 12 mA | 2.7 V | | | 0.4 | | 0.4 | | 0.6 | | | | | I <sub>OL</sub> = 24 mA | 3 V | | | 0.55 | | 0.55 | | 0.8 | | | | I <sub>I</sub> | V <sub>I</sub> = 5.5 V or GND | 3.6 V | | | ±1 | | ±5 | | ±20 | μA | | | I <sub>CC</sub> | $V_1 = V_{CC}$ or GND,<br>$I_0 = 0$ | 3.6 V | | | 1 | | 10 | | 40 | μА | | | ΔI <sub>CC</sub> | One input at V <sub>CC</sub> - 0.6 V, Other inputs at V <sub>CC</sub> or GND | 2.7 V to 3.6 V | | | 500 | | 500 | | 5000 | μΑ | | | Ci | V <sub>I</sub> = V <sub>CC</sub> or GND | 3.3 V | | 5 | | | | , | | pF | | ## 5.8 Switching Characteristics, SN54LVC00A over recommended operating free-air temperature range (unless otherwise noted) (see Load Circuit and Voltage Waveforms) | | | | , , | SN54L | VC00A | | | |------------------------|-----------------|----------------|-----------------|----------|-------|----|--| | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>cc</sub> | –55°C to | UNIT | | | | | ( 2.7) | (33.1.3.1) | | MIN | MAX | | | | t <sub>pd</sub> A or B | V | 2.7 V | | 5.1 | ne | | | | | AUID | , <b>,</b> | 3.3 V ± 0.3 V | 1 | 4.3 | ns | | Submit Document Feedback Product Folder Links: SN54LVC00A SN74LVC00A ## 5.9 Switching Characteristics, SN74LVC00A over recommended operating free-air temperature range (unless otherwise noted) (see Load Circuit and Voltage Waveforms) | | FROM<br>(INPUT) | TO<br>(OUTPUT) | | SN74LVC00A | | | | | | | | |--------------------|-----------------|----------------|-----------------|-----------------------|-----|----------------|-----|-----------------|-----|------|----| | PARAMETER | | | V <sub>cc</sub> | T <sub>A</sub> = 25°C | | -40°C to +85°C | | -40°C to +125°C | | UNIT | | | | | | | MIN | TYP | MAX | MIN | MAX | MIN | MAX | | | | | Y | 1.8 V ± 0.15 V | 1 | 6 | 12 | 1 | 12.5 | 1 | 14 | | | | A or B | | 2.5 V ± 0.2 V | 1 | 4.6 | 5.9 | 1 | 6.4 | 1 | 7.9 | | | <sup>L</sup> pd | AOIB | | 2.7 V | 1 | 4.3 | 4.9 | 1 | 5.1 | 1 | 6.5 | ns | | | | | 3.3 V ± 0.3 V | 1 | 3.5 | 4.1 | 1 | 4.3 | 1 | 5.5 | | | t <sub>sk(o)</sub> | | | 3.3 V ± 0.3 V | | | | | 1 | | 1.5 | ns | ## **5.10 Operating Characteristics** $T_A = 25^{\circ}C$ | | PARAMETER | TEST CONDITIONS | V <sub>cc</sub> | TYP | UNIT | |-----------------|----------------------------------------|-----------------|-----------------|-----|------| | | | | 1.8 V | 18 | | | C <sub>pd</sub> | Power dissipation capacitance per gate | f = 10 MHz | 2.5 V | 18 | pF | | | | | 3.3 V | 19 | | ## **5.11 Typical Characteristics** Figure 5-1. TPD vs $V_{CC}$ ( $T_A = 25^{\circ}C$ ) ### **6 Parameter Measurement Information** | TEST | S1 | |------------------------------------|-------------------| | t <sub>PLH</sub> /t <sub>PHL</sub> | Open | | t <sub>PLZ</sub> /t <sub>PZL</sub> | V <sub>LOAD</sub> | | t <sub>PHZ</sub> /t <sub>PZH</sub> | GND | | | $\sim$ | | | $\sim$ | | $\sim$ | | | |---|--------|---|---|--------|----|--------|---|---| | L | .U | Α | u | CI | ıĸ | u | u | H | | ., | INF | PUTS | ., | ., | | _ | ,, | |-----------------|-----------------|--------------------------------|--------------------|---------------------|-------|-------|----------------| | V <sub>CC</sub> | VI | t <sub>r</sub> /t <sub>f</sub> | V <sub>M</sub> | V <sub>LOAD</sub> | CL | $R_L$ | V <sub>A</sub> | | 1.8 V ± 0.15 V | V <sub>CC</sub> | ≤2 ns | V <sub>CC</sub> /2 | 2 × V <sub>CC</sub> | 30 pF | 1 kΩ | 0.15 V | | 2.5 V ± 0.2 V | V <sub>CC</sub> | ≤2 ns | V <sub>CC</sub> /2 | 2 × V <sub>CC</sub> | 30 pF | 500 Ω | 0.15 V | | 2.7 V | 2.7 V | ≤2.5 ns | 1.5 V | 6 V | 50 pF | 500 Ω | 0.3 V | | 3.3 V ± 0.3 V | 2.7 V | ≤2.5 ns | 1.5 V | 6 V | 50 pF | 500 Ω | 0.3 V | NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, Z<sub>O</sub> = 50 $\Omega$ . - D. The outputs are measured one at a time, with one transition per measurement. - E. $t_{PLZ}$ and $t_{PHZ}$ are the same as $t_{dis}$ . - F. $t_{PZL}$ and $t_{PZH}$ are the same as $t_{en}$ . - G. $t_{PLH}$ and $t_{PHL}$ are the same as $t_{pd}$ . - H. All parameters and waveforms are not applicable to all devices. Figure 6-1. Load Circuit and Voltage Waveforms ## 7 Detailed Description #### 7.1 Overview The maximum sink and source current is 24 mA. Inputs can be driven from 1.8-V, 2.5-V, 3.3-V (LVTTL), or 5-V (CMOS) devices. This feature allows the use of this device as translators in a mixed-system environment. #### 7.2 Functional Block Diagram Figure 7-1. Logic Diagram, Each Gate (Positive Logic) ### 7.3 Feature Description #### 7.3.1 Balanced High-Drive CMOS Push-Pull Outputs A balanced output allows the device to sink and source similar currents. The high drive capability of this device creates fast edges into light loads so routing and load conditions should be considered to prevent ringing. Additionally, the outputs of this device are capable of driving larger currents than the device can sustain without being damaged. It is important for the power output of the device to be limited to avoid thermal runaway and damage due to over-current. The electrical and thermal limits defined the in the Section 5.1 must be followed at all times. #### 7.3.2 Standard CMOS Inputs Standard CMOS inputs are high impedance and are typically modelled as a resistor in parallel with the input capacitance given in the Section 5.6 and Section 5.7. The worst case resistance is calculated with the maximum input voltage, given in the Section 5.1, and the maximum input leakage current, given in the Section 5.6 and Section 5.7, using ohm's law ( $R = V \div I$ ). Signals applied to the inputs need to have fast edge rates, as defined by $\Delta t/\Delta v$ in Section 5.3 and Section 5.4 to avoid excessive currents and oscillations. If a slow or noisy input signal is required, a device with a Schmitt-trigger input should be utilized to condition the input signal prior to the standard CMOS input. #### 7.3.3 Clamp Diodes The inputs and outputs to this device have negative clamping diodes. #### **CAUTION** Voltages beyond the values specified in the *Section 5.1* table can cause damage to the device. The input negative-voltage and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. Figure 7-2. Electrical Placement of Clamping Diodes for Each Input and Output ### 7.3.4 Over-voltage Tolerant Inputs Input signals to this device can be driven above the supply voltage so long as they remain below the maximum input voltage value specified in the *Section 5.1*. ### 7.4 Device Functional Modes Table 7-1 lists the functional modes of SN54LVC00A and SN74LVC00A. Table 7-1. Function Table (Each Gate) | INP | OUTPUT | | |-----|--------|---| | Α | В | Y | | Н | Н | L | | L | Χ | Н | | Х | L | Н | Submit Document Feedback Copyright © 2024 Texas Instruments Incorporated ## 8 Application and Implementation #### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. #### 8.1 Application Information SN74LVC00A is a high-drive CMOS device that can be used for a multitude of buffer-type functions. It can produce 24 mA of drive current at 3.3 V. Therefore, this device is ideal for driving multiple inputs and for high-speed applications up to 100 MHz. The inputs and outputs are 5.5-V tolerant allowing the device to allowing the device to perform mixed-voltage input down translation. For example the A input can be 3.3 V and the B input can be 5 V, while $V_{CC}$ = 2.5 V and the device will operate properly to output a 2.5 V signal. ### 8.2 Typical Application Figure 8-1. Typical NAND Gate Application and Supply Voltage #### 8.2.1 Design Requirements This device uses CMOS technology and has balanced output drive. Take care to avoid bus contention because it can drive currents that would exceed maximum limits. The high drive will also create fast edges into light loads; therefore, routing and load conditions should be considered to prevent ringing. ## 8.2.2 Detailed Design Procedure - Recommended Input Conditions - Rise time and fall time specs: See (Δt/ΔV) in the Section 5.4 table. - Specified high and low levels: See (V<sub>IH</sub> and V<sub>IL</sub>) in the Section 5.4 table. - Inputs are overvoltage tolerant allowing them to go as high as 5.5 V at any valid V<sub>CC</sub>. - 2. Recommended Output Conditions - Load currents should not exceed 25 mA per output and 50 mA total for the part. - Outputs should not be pulled above 5.5 V. #### 8.2.3 Application Curve Figure 8-2. I<sub>CC</sub> vs Frequency ### **Power Supply Recommendations** The power supply can be any voltage between the MIN and MAX supply voltage rating located in the *Section 5.4* table. Each $V_{CC}$ pin should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, 0.1 $\mu$ F is recommended; if there are multiple $V_{CC}$ pins, then 0.01 $\mu$ F or 0.022 $\mu$ F is recommended for each power pin. It is acceptable to parallel multiple bypass caps to reject different frequencies of noise. A 0.1 $\mu$ F and a 1 $\mu$ F are commonly used in parallel. The bypass capacitor should be installed as close to the power pin as possible for best results. #### 8.3 Layout #### 8.3.1 Layout Guidelines When using multiple bit logic devices inputs should never float. In many cases, functions or parts of functions of digital logic devices are unused, for example, when only two inputs of a triple-input AND gate are used or only 3 of the 4 buffer gates are used. Such input pins should not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. Section 8.3.2 specifies the rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that should be applied to any particular unused input depends on the function of the device. Generally they will be tied to GND or $V_{CC}$ , whichever makes more sense or is more convenient. It is generally acceptable to float outputs, unless the part is a transceiver. #### 8.3.2 Layout Example Figure 8-3. Layout Diagram for the SNx4LVC00A ## 9 Device and Documentation Support #### 9.1 Related Links The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to order now. Table 9-1. Related Links | PARTS | PRODUCT FOLDER | ORDER NOW | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY | |------------|----------------|------------|---------------------|---------------------|---------------------| | SN54LVC00A | Click here | Click here | Click here | Click here | Click here | | SN74LVC00A | Click here | Click here | Click here | Click here | Click here | ### 9.2 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ### 9.3 Support Resources TI E2E™ support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 9.3.1 Community Resources #### 9.4 Trademarks TI E2E™ is a trademark of Texas Instruments. All trademarks are the property of their respective owners. #### 9.5 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### 9.6 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. #### 10 NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | С | hanges from Revision T (May 2024) to Revision U (July 2024) | Page | |---|-------------------------------------------------------------|----------| | • | Updated RθJA values: D = 86 to 127.8, all values in °C/W | 5 | | • | Added Typical Characteristics | <b>7</b> | #### Changes from Revision S (March 2024) to Revision T (May 2024) Page Updated RθJA values: DB = 96 to 140.4, NS = 76 to 123.8, PW = 113 to 150.8, RGY = 47 to 92.1; Updated DB, NS, PW, and RGY packages for RθJC(top), RθJB, ΨJT, ΨJB, and RθJC(bot), all values in °C/W.............5 ## 11 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. www.ti.com 27-Jun-2025 ## **PACKAGING INFORMATION** | Orderable part number | Status (1) | Material type | Package Pins | Package qty Carrier | (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|------------|---------------|-----------------|-----------------------|-----|-------------------------------|----------------------------|--------------|------------------------------------------| | 5962-9753301Q2A | Active | Production | LCCC (FK) 20 | 55 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 5962-<br>9753301Q2A<br>SNJ54LVC<br>00AFK | | 5962-9753301QCA | Active | Production | CDIP (J) 14 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 5962-9753301QC<br>A<br>SNJ54LVC00AJ | | 5962-9753301QDA | Active | Production | CFP (W) 14 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 5962-9753301QD<br>A<br>SNJ54LVC00AW | | 5962-9753301VDA | Active | Production | CFP (W) 14 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 5962-9753301VD<br>A<br>SNV54LVC00AW | | SN74LVC00ABQAR | Active | Production | WQFN (BQA) 14 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LVC00A | | SN74LVC00ABQAR.A | Active | Production | WQFN (BQA) 14 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LVC00A | | SN74LVC00AD | Active | Production | SOIC (D) 14 | 50 TUBE | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LVC00A | | SN74LVC00AD.B | Active | Production | SOIC (D) 14 | 50 TUBE | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LVC00A | | SN74LVC00ADBR | Active | Production | SSOP (DB) 14 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LC00A | | SN74LVC00ADBR.A | Active | Production | SSOP (DB) 14 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LC00A | | SN74LVC00ADBR.B | Active | Production | SSOP (DB) 14 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LC00A | | SN74LVC00ADBRG4 | Active | Production | SSOP (DB) 14 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LC00A | | SN74LVC00ADE4 | Active | Production | SOIC (D) 14 | 50 TUBE | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LVC00A | | SN74LVC00ADR | Active | Production | SOIC (D) 14 | 2500 LARGE T&R | Yes | NIPDAU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LVC00A | | SN74LVC00ADR.A | Active | Production | SOIC (D) 14 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LVC00A | | SN74LVC00ADR.B | Active | Production | SOIC (D) 14 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LVC00A | | SN74LVC00ADRG4 | Active | Production | SOIC (D) 14 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LVC00A | | SN74LVC00ADT | Active | Production | SOIC (D) 14 | 250 SMALL T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LVC00A | | SN74LVC00ADT.B | Active | Production | SOIC (D) 14 | 250 SMALL T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LVC00A | | SN74LVC00ANSR | Active | Production | SOP (NS) 14 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LVC00A | | SN74LVC00ANSR.A | Active | Production | SOP (NS) 14 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LVC00A | | SN74LVC00ANSR.B | Active | Production | SOP (NS) 14 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LVC00A | 27-Jun-2025 www.ti.com | Orderable part number | Status (1) | Material type | Package Pins | Package qty Carrier | (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|------------|---------------|-----------------|-----------------------|-----|-------------------------------|----------------------------|--------------|------------------------------------------| | SN74LVC00ANSRG4 | Active | Production | SOP (NS) 14 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LVC00A | | SN74LVC00APW | Active | Production | TSSOP (PW) 14 | 90 TUBE | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LC00A | | SN74LVC00APW.B | Active | Production | TSSOP (PW) 14 | 90 TUBE | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LC00A | | SN74LVC00APWE4 | Active | Production | TSSOP (PW) 14 | 90 TUBE | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LC00A | | SN74LVC00APWG4 | Active | Production | TSSOP (PW) 14 | 90 TUBE | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LC00A | | SN74LVC00APWR | Active | Production | TSSOP (PW) 14 | 2000 LARGE T&R | Yes | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | LC00A | | SN74LVC00APWR.A | Active | Production | TSSOP (PW) 14 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LC00A | | SN74LVC00APWR.B | Active | Production | TSSOP (PW) 14 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LC00A | | SN74LVC00APWRE4 | Active | Production | TSSOP (PW) 14 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LC00A | | SN74LVC00APWRG4 | Active | Production | TSSOP (PW) 14 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LC00A | | SN74LVC00APWRG4.A | Active | Production | TSSOP (PW) 14 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LC00A | | SN74LVC00APWRG4.B | Active | Production | TSSOP (PW) 14 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LC00A | | SN74LVC00APWT | Active | Production | TSSOP (PW) 14 | 250 SMALL T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LC00A | | SN74LVC00APWT.B | Active | Production | TSSOP (PW) 14 | 250 SMALL T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LC00A | | SN74LVC00ARGYR | Active | Production | VQFN (RGY) 14 | 3000 LARGE T&R | Yes | NIPDAU NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | LC00A | | SN74LVC00ARGYR.A | Active | Production | VQFN (RGY) 14 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | LC00A | | SN74LVC00ARGYR.B | Active | Production | VQFN (RGY) 14 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | LC00A | | SN74LVC00ARGYRG4 | Active | Production | VQFN (RGY) 14 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | LC00A | | SN74LVC00ARGYRG4.A | Active | Production | VQFN (RGY) 14 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | LC00A | | SN74LVC00ARGYRG4.B | Active | Production | VQFN (RGY) 14 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | LC00A | | SNJ54LVC00AFK | Active | Production | LCCC (FK) 20 | 55 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 5962-<br>9753301Q2A<br>SNJ54LVC<br>00AFK | | SNJ54LVC00AJ | Active | Production | CDIP (J) 14 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 5962-9753301Q0<br>A<br>SNJ54LVC00AJ | | SNJ54LVC00AW | Active | Production | CFP (W) 14 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 5962-9753301QE<br>A<br>SNJ54LVC00AW | <sup>(1)</sup> Status: For more details on status, see our product life cycle. ## PACKAGE OPTION ADDENDUM www.ti.com 27-Jun-2025 (2) Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. (3) RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. (4) Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. (5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. (6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF SN54LVC00A, SN54LVC00A-SP, SN74LVC00A: Catalog: SN74LVC00A, SN54LVC00A Automotive: SN74LVC00A-Q1, SN74LVC00A-Q1 Enhanced Product: SN74LVC00A-EP, SN74LVC00A-EP Military: SN54LVC00A Space : SN54LVC00A-SP NOTE: Qualified Version Definitions: ## PACKAGE OPTION ADDENDUM www.ti.com 27-Jun-2025 - Catalog TI's standard catalog product - Automotive Q100 devices qualified for high-reliability automotive applications targeting zero defects - Enhanced Product Supports Defense, Aerospace and Medical Applications - Military QML certified for Military and Defense Applications - Space Radiation tolerant, ceramic packaging and qualified for use in Space-based application www.ti.com 7-Jul-2025 ### TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SN74LVC00ABQAR | WQFN | BQA | 14 | 3000 | 180.0 | 12.4 | 2.8 | 3.3 | 1.1 | 4.0 | 12.0 | Q1 | | SN74LVC00ADBR | SSOP | DB | 14 | 2000 | 330.0 | 16.4 | 8.35 | 6.6 | 2.4 | 12.0 | 16.0 | Q1 | | SN74LVC00ADR | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | SN74LVC00ADT | SOIC | D | 14 | 250 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | SN74LVC00ANSR | SOP | NS | 14 | 2000 | 330.0 | 16.4 | 8.2 | 10.5 | 2.5 | 12.0 | 16.0 | Q1 | | SN74LVC00APWR | TSSOP | PW | 14 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | SN74LVC00APWR | TSSOP | PW | 14 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | SN74LVC00APWRG4 | TSSOP | PW | 14 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | SN74LVC00APWRG4 | TSSOP | PW | 14 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | SN74LVC00APWT | TSSOP | PW | 14 | 250 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | SN74LVC00ARGYR | VQFN | RGY | 14 | 3000 | 330.0 | 12.4 | 3.75 | 3.75 | 1.15 | 8.0 | 12.0 | Q1 | | SN74LVC00ARGYRG4 | VQFN | RGY | 14 | 3000 | 330.0 | 12.4 | 3.75 | 3.75 | 1.15 | 8.0 | 12.0 | Q1 | www.ti.com 7-Jul-2025 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |------------------|--------------|-----------------|------|------|-------------|------------|-------------| | SN74LVC00ABQAR | WQFN | BQA | 14 | 3000 | 210.0 | 185.0 | 35.0 | | SN74LVC00ADBR | SSOP | DB | 14 | 2000 | 356.0 | 356.0 | 35.0 | | SN74LVC00ADR | SOIC | D | 14 | 2500 | 353.0 | 353.0 | 32.0 | | SN74LVC00ADT | SOIC | D | 14 | 250 | 210.0 | 185.0 | 35.0 | | SN74LVC00ANSR | SOP | NS | 14 | 2000 | 356.0 | 356.0 | 35.0 | | SN74LVC00APWR | TSSOP | PW | 14 | 2000 | 356.0 | 356.0 | 35.0 | | SN74LVC00APWR | TSSOP | PW | 14 | 2000 | 353.0 | 353.0 | 32.0 | | SN74LVC00APWRG4 | TSSOP | PW | 14 | 2000 | 356.0 | 356.0 | 35.0 | | SN74LVC00APWRG4 | TSSOP | PW | 14 | 2000 | 353.0 | 353.0 | 32.0 | | SN74LVC00APWT | TSSOP | PW | 14 | 250 | 356.0 | 356.0 | 35.0 | | SN74LVC00ARGYR | VQFN | RGY | 14 | 3000 | 356.0 | 356.0 | 35.0 | | SN74LVC00ARGYRG4 | VQFN | RGY | 14 | 3000 | 356.0 | 356.0 | 35.0 | www.ti.com 7-Jul-2025 ### **TUBE** \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |-----------------|--------------|--------------|------|-----|--------|--------|--------|--------| | 5962-9753301Q2A | FK | LCCC | 20 | 55 | 506.98 | 12.06 | 2030 | NA | | 5962-9753301QDA | W | CFP | 14 | 25 | 506.98 | 26.16 | 6220 | NA | | 5962-9753301VDA | W | CFP | 14 | 25 | 506.98 | 26.16 | 6220 | NA | | SN74LVC00AD | D | SOIC | 14 | 50 | 506.6 | 8 | 3940 | 4.32 | | SN74LVC00AD.B | D | SOIC | 14 | 50 | 506.6 | 8 | 3940 | 4.32 | | SN74LVC00ADE4 | D | SOIC | 14 | 50 | 506.6 | 8 | 3940 | 4.32 | | SN74LVC00APW | PW | TSSOP | 14 | 90 | 530 | 10.2 | 3600 | 3.5 | | SN74LVC00APW.B | PW | TSSOP | 14 | 90 | 530 | 10.2 | 3600 | 3.5 | | SN74LVC00APWE4 | PW | TSSOP | 14 | 90 | 530 | 10.2 | 3600 | 3.5 | | SN74LVC00APWG4 | PW | TSSOP | 14 | 90 | 530 | 10.2 | 3600 | 3.5 | | SNJ54LVC00AFK | FK | LCCC | 20 | 55 | 506.98 | 12.06 | 2030 | NA | | SNJ54LVC00AW | W | CFP | 14 | 25 | 506.98 | 26.16 | 6220 | NA | - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-153. NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. 3.5 x 3.5, 0.5 mm pitch PLASTIC QUAD FLATPACK - NO LEAD This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. INSTRUMENTS www.ti.com PLASTIC QUAD FLATPACK - NO LEAD - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - This drawing is subject to change without notice. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) 5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. SMALL OUTLINE INTEGRATED CIRCUIT - 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm, per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm, per side. - 5. Reference JEDEC registration MS-012, variation AB. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. 2.5 x 3, 0.5 mm pitch PLASTIC QUAD FLATPACK - NO LEAD This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. www.ti.com PLASTIC QUAD FLAT PACK-NO LEAD - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance. PLASTIC QUAD FLAT PACK-NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC QUAD FLAT PACK-NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. ## **MECHANICAL DATA** ## NS (R-PDSO-G\*\*) # 14-PINS SHOWN ### PLASTIC SMALL-OUTLINE PACKAGE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15. # W (R-GDFP-F14) ## CERAMIC DUAL FLATPACK - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package can be hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification only. - E. Falls within MIL STD 1835 GDFP1-F14 - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. 4. Reference JEDEC registration MO-150. NOTES: (continued) - 5. Publication IPC-7351 may have alternate designs. - 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site. NOTES: (continued) - 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 8. Board assembly site may have different recommendations for stencil design. 8.89 x 8.89, 1.27 mm pitch LEADLESS CERAMIC CHIP CARRIER This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. **INSTRUMENTS** www.ti.com CERAMIC DUAL IN LINE PACKAGE Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4040083-5/G CERAMIC DUAL IN LINE PACKAGE - 1. All controlling linear dimensions are in inches. Dimensions in brackets are in millimeters. Any dimension in brackets or parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. This package is hermitically sealed with a ceramic lid using glass frit. - His package is remitted by sealed with a ceramic its using glass mit. Index point is provided on cap for terminal identification only and on press ceramic glass frit seal only. Falls within MIL-STD-1835 and GDIP1-T14. CERAMIC DUAL IN LINE PACKAGE #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated