Data sheet acquired from Harris Semiconductor SCHS115D – Revised September 2003 ## CD4093B Types # CMOS Quad 2-Input NAND Schmitt Triggers High-Voltage Types (20 Volt Rating) ■ CD4093B consists of four Schmitttrigger circuits. Each circuit functions as a two-input NAND gate with Schmitt-trigger action on both inputs. The gate switches at different points for positive- and negativegoing signals. The difference between the positive voltage (V<sub>N</sub>) and the negative voltage (V<sub>N</sub>) is defined as hysteresis voltage (V<sub>H</sub>) (see Fig. 2). The CD4093B types are supplied in 14-lead hermetic dual-in-line ceramic packages (F3A suffix), 14-lead dual-in-line plastic packages (E suffix), 14-lead small-outline packages (M, MT, M96, and NSR suffixes), and 14-lead thin shrink small-outline packages (PW and PWR suffixes). #### Features: - Schmitt-trigger action on each input with no external components - Hysteresis voltage typically 0.9 V at V<sub>DD</sub> = 5 V and 2.3 V at V<sub>DD</sub> = 10 V - Noise immunity greater than 50% - No limit on input rise and fall times - Standardized, symmetrical output characteristics - 100% tested for quiescent current at 20 V - Maximum input current of 1 μA at 18 V over full package-temperature range, 100 nA at 18 V and 25°C - 5-V, 10-V, and 15-V parametric ratings - Meets all requirements of JEDEC Standard No. 13B, "Standard Specifications for Description of 'B' Series CMOS Devices" #### Applications: - Wave and pulse shapers - High-noise-environment systems - Monostable multivibrators - Astable multivibrators - NAND legic #### RECOMMENDED OPERATING CONDITIONS For maximum reliability, nominal operating conditions should be selected so that operation is always within the following ranges. | CHARACTERISTIC | MIN. | MAX. | UNITS | |--------------------------------|------|------|-------| | Supply Voltage Range | | | | | (T <sub>A</sub> = Full Package | | | | | Temp. Range) | 3 | 18 | ٧ | \*ALL INPUTS PROTECTED BY CMOS PROTECTION NETWORK Fig. 1 - Logic diagram-1 of 4 Schmitt triggers. #### MAXIMUM RATINGS, Absolute-Maximum Values: | DC SUPPLY-VOLTAGE RANGE, (VDD) | | |--------------------------------------|--------------| | Voltages referenced to VSS Terminal) | 0.5V to +20V | | INPUT VOLTAGE RANGE, ALL INPUTS | -0.5V to V <sub>DD</sub> +0.5V | |----------------------------------------------------------------------------|--------------------------------| | DC INPUT CURRENT, ANY ONE INPUT | ±10mA | | PACKAGE THERMAL IMPEDANCE, θ <sub>JA</sub> (See Note 1): | | | E package | 80°C/W | | M package | 86°C/W | | NS package | 76°C/W | | DEVICE DISSIPATION PER OUTPUT TRANSISTOR | | | FOR TA = FULL PACKAGE-TEMPERATURE RANGE (All Package Types) | 100mW | | OPERATING-TEMPERATURE RANGE (TA) | 55°C to +125°C | | STORAGE TEMPERATURE RANGE (T <sub>sto</sub> ) | 65°C to +150°C | | LEAD TEMPERATURE (DURING SOLDERING): | | | At distance 1/16 $\pm$ 1/32 inch (1.59 $\pm$ 0.79mm) from case for 10s max | +265°C | NOTE 1: Package thermal impedance is calculated in accordance with JESD 51-7. Fig. 2 - Hysteresis definition, characteristic, and test setup. Fig. 3 - Input and output characteristics. PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters. Copyright © 2003 Texas Instruments Incorporated ## CD4093B Types | STATIC | ELECTRICAL | CHARACTERISTICS | |--------|------------|-----------------| | | | | | CHARACTER-<br>ISTIC | | DITIC | | | MITS A | T INDIC | ATED T | EMPER/ | ATURES | (°C) | UNITS | |--------------------------------------------------------------|------|-------|-----|------|--------|---------|--------|--------------------|--------|------|-------| | | Vo | VIN | VDD | | | | | | +25 | | 1 | | | (V) | (V) | (V) | -55 | -40 | +85 | +125 | MIN. | TYP. | MAX. | 1 | | Quiescent Device | | 0,5 | 5 | 1 | 1 | 30 | - 30 | - | 0.02 | 1 | | | Current, IDD | _ | 0,10 | 10 | 2 | 2 | 60 | 60 | - | 0.02 | 2 | ] μΑ | | Max: | | 0,15 | 15 | . 4 | - 4 | 120 | 120 | - | 0.02 | -4 | | | | - | 0,20 | 20 | 20 | 20 | 600 | 600 | | .0.04 | 20 | 1 | | Positive Trigger | _ | a | 5 | 2.2 | 2.2 | 2.2 | 2.2 | . 2.2 | 2.9 | | | | Threshold Voltage | | a | 10 | 4.6 | 4.6 | 4.6 | 4.6 | 4.6 | 5.9 | | 1 | | Vp Min. | _ | a | 15 | 6.8 | 6.8 | 6.8 | 6.8 | 6.8 | 8.8 | | | | | _ | b | 5 | 2.6 | 2.6 | 2.6 | 2.6 | 2.6 | 3.3 | - | ٧ | | | _ | b | 10 | 5.6 | 5.6 | 5.6 | 5.6 | _ 5.6 | 7. | | 1 | | | - | b | 15 | 6.3 | 6.3 | 6.3 | 6.3 | 6.3 | 9.4 | - | 1 | | Vp Max. | 1- 1 | а | 5 | 3.6 | 3.6 | 3.6 | 3.6 | - | 2.9 | 3.6 | | | | | a | 10 | 7.1 | 7.1 | 7.1 | .7.1 | | 5.9 | 7.1 | | | | | а | 15 | 10.8 | 10.8 | 10.8 | 10.8 | | 8.8 | 10.8 | v | | | - | b | 5 | 4 | 4 | 4 | 4 | - | 3.3 | 4 | | | | | ь | 10 | 8.2 | 8.2 | 8.2 | 8.2 | - | 7 | 8.2 | | | | - | b | 15 | 12.7 | 12.7 | 12.7 | 12.7 | - | 9.4 | 12.7 | | | Negative Trigger<br>Threshold Voltage<br>V <sub>N</sub> Min. | ,u= | a | 5 | 0.9 | 0.9 | 0.9 | 0.9 | 0.9 | 1.9 | | | | | .j-, | a | 10 | 2.5 | 2.5 | 2.5 | 2.5 | 2.5 | 3.9 | - | | | | | a | 15 | 4 | 4 | 4 | 4 | 4 | 5.8 | | V | | | _ | b | . 5 | 1.4 | 1.4 | 1.4 | 1.4 | 1.4 | 2.3 | 7.8 | | | | _ | b | 10 | 3.4 | 3.4 | 3.4 | 3.4 | 3.4 | 5.1 | _ | | | | _ | b | 15 | 4.8 | 4.8 | 4.8 | 4.8 | 4.8 | 7.3 | _ ` | | | V <sub>N</sub> Max. | - | a | 5 | 2.8 | 2.8 | 2.8 | 2.8 | 12 | 1.9 | 2.8 | | | | | a | 10 | 5.2 | 5.2 | 5.2 | 5.2 | - | 3.9 | 5.2 | | | | - | а | 15 | 7.4 | 7.4 | 7.4 | 7.4 | <del>-</del> , | 5.8 | 7.4 | v | | | | ь | 5 | 3.2 | 3.2 | 3.2 | 3.2 | :}- | 2.3 | 3.2 | | | | T-1 | b | 10 | 6.6 | 6.6 | 6.6 | 6.6 | + <del>4</del> *** | 5.1 | 6.6 | | | | - | b | 15 | 9.6 | 9.6 | 9.6 | 9.6 | 2 | 7.3 | 9.6 | | | Hysteresis Voltage | - | a | 5 | 0.3 | 0.3 | 0.3 | 0.3 | 0.3 | 0.9 | | | | V <sub>H</sub> Min. | - | a | 10 | 1.2 | 1.2 | 1.2 | 1.2 | 1.2 | 2.3 | | | | ] | - | a | 15 | 1.6 | 1.6 | 1.6 | 1.6 | 1.6 | 3.5 | _ | ٧ | | | | ь . | 5 | 0.3 | 0.3 | 0.3 | 0.3 | 0.3 | 0.9 | | | | | - | ь | 10 | 1.2 | 1.2 | 1.2 | 1.2 | 1.2 | 2.3 | | | | | - | b | 15 | 1.6 | 1.6 | 1.6 | 1.6 | 1.6 | 3.5 | - | | | V <sub>H</sub> Max. | - | а | 5 | 1.6 | 1.6 | 1.6 | 1.6 | - | 0.9 | 1.6 | | | | - | a | 10 | 3.4 | 3.4 | 3.4 | 3.4 | | 2.3 | 3.4 | | | ļ | - | а | 15 | 5 | 5 | .5 | 5 | - | 3.5 | 5 | v | | , | | b | 5 | 1.6 | 1.6 | 1.6 | 1.6 | | 0.9 | 1.6 | | | | - | ь | 10 | 3.4 | 3.4 | 3.4 . | 3.4 | - | 2.3 | 3.4 | | | | - 1 | ь | 15 | 5 | 5 | 5 | - 5 | - 7 a | 3,5 | 5 | | b Input on terminals 1 and 2, 5 and 6,8 and 9, or 12 and 13; other inputs to VDD- Fig. 4 - Typical current and voltage transfer characteristics. Fig. 5 — Typical voltage transfer characteristics as a function of temperature. Fig. 6 — Typical output low (sink) current characteristics. Fig 7 - Minimum output low (sink) current characteristics. ## CD4093B Types #### STATIC ELECTRICAL CHARACTERISTICS (CONT'D) | CHARACTER-<br>ISTIC | COI | NDITI | ONS | LIMITS AT INDICATED TEMPERATURES (°C) | | | | | | | | |----------------------------------------|----------------|-------|------|---------------------------------------|-------|-------|-------|-------|-------|------|----| | | V <sub>O</sub> | VIN. | VDD | | | Τ | T | | +25 | | | | | (V) | (V) | ,(V) | -55 | 40 | +85 | +125 | MIN. | TYP. | MAX. | 1 | | Output Low (Sink) | 0.4 | 0.5 | 5 | 0.64 | 0.61 | 0.42 | 0.36 | 0.51 | 1 | _ | | | Current,<br>I <sub>OL</sub> Min. | 0.5 | 0,10 | 10 | 1.6 | 1.5 | 1.1 | 0.9 | 1.3 | 2.6 | . – | 1 | | | 1.5 | 0,15 | 15 | 4.2 | 4 | 2.8 | 2.4 | 3.4 | 6.8 | _ | mA | | Output High<br>(Source)<br>Current, | 4.6 | 0,5 | 5 | -0.64 | -0.61 | -0.42 | -0.36 | -0.51 | -1 | _ | "" | | | 2.5 | 0,5 | 5 | , -2 | -1.8 | -1.3 | -1.15 | -1.6 | -3.2 | - | | | | 9.5 | 0,10 | 10 | - 1.6 | -1.5 | -1,1 | -0.9 | -1.3 | -2.6 | _ | | | I <sub>OH</sub> Min. | 13.5 | 0,15 | 15 | -4.2 | -4 | -2.8 | -2.4 | -3.4 | 6.8 | . – | | | Output Voltage | - | 0,5 | 5 | | : ( | 0.05 | | | 0 | 0.05 | | | Low Level, | 1 | 0,10 | 10 | , | ( | 0.05 | | | 0 | 0.05 | | | VOL Max. | i | 0,15 | 15 | | | 0.05 | | · - | 0 | 0.05 | v | | Output Voltage | 1 | 0,5 | 5 | | - 4 | 1.95 | | 4.95 | 5 | - | | | High Level,<br>V <sub>OH</sub> Min. | . 1 | 0,10 | 10 | | 9 | 9.95 | | 9.95 | 10 | - | | | | - | 0,15 | 15 | | 14 | 1.95 | | 14.95 | | _ | | | Input Current,<br>I <sub>IN</sub> Max. | 1 | 0,18 | 18 | ±0.1 | ±0.1 | ±1 | ±1 | _ | ±10-5 | ±0.1 | μА | #### **DYNAMIC ELECTRICAL CHARACTERISTICS** At $T_A = 25^{\circ}C$ ; Input $t_r$ , $t_f = 20$ ns, $C_L = 50$ pF, $R_L = 200 k\Omega$ | CHARACTERISTIC | TEST CONDI | TEST CONDITIONS | | | | |-------------------------|------------|--------------------------|------|------|-------| | - CHANACTERISTIC | | V <sub>DD</sub><br>VOLTS | TYP. | MAX. | UNITS | | Propagation Delay Time: | | 5 | 190 | 380 | 1 | | tPHL, | | 10 | 90 | 180 | ns | | t <sub>PLH</sub> | | 15 | 65 | 130 | | | - | | 5 | 100 | 200 | 1 | | Transition Time, tTHL, | | 10 | 50 | 100 | ns | | <sup>t</sup> TLH | * | 15 | 40 | 80 | - | | Input Capacitance, CIN | Any Input | | 5 | 7.5 | pF. | Fig. 11 – Typical transition time vs. load capacitance. Fig. 12 — Typical trigger threshold voltage vs. $V_{DD}$ Fig. 8 – Typical output high (source) current characteristics. Fig. 9 — Minimum output high (source) current characteristics. Fig. 10 — Typical propagation delay time vs. supply voltage. Fig. 13 – Typical per cent hysteresis vs. supply voltage. ## CD4093B Types Fig. 14 - Typical power dissipation vs. frequency characteristics. Fig. 15 - Typical power dissipation vs. rise and fall times. TO CONTROL SIGNAL OR VDD 1/4 CD4093B Fig. 16 - Wave shaper. FOR THE RANGE OF RAND C **1**[11) 92CS-23887RI Fig. 18 - Astable multivibrator. Fig. 19 - Quiescent device current test circuit. Fig. 17 - Monostable multivibrator. Fig. 20 - Input current test circuit. TERMINAL ASSIGNMENT Fig. 21 - Contact Debaucer www.ti.com m 29-May-2025 #### **PACKAGING INFORMATION** | Orderable part number | Status (1) | Material type | Package Pins | Package qty Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|------------|---------------|-----------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|-------------------------| | 7704602CA | Active | Production | CDIP (J) 14 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 7704602CA<br>CD4093BF3A | | CD4093BE | Active | Production | PDIP (N) 14 | 25 TUBE | Yes | NIPDAU | N/A for Pkg Type | -55 to 125 | CD4093BE | | CD4093BE.A | Active | Production | PDIP (N) 14 | 25 TUBE | Yes | NIPDAU | N/A for Pkg Type | -55 to 125 | CD4093BE | | CD4093BEE4 | Active | Production | PDIP (N) 14 | 25 TUBE | Yes | NIPDAU | N/A for Pkg Type | -55 to 125 | CD4093BE | | CD4093BF | Active | Production | CDIP (J) 14 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | CD4093BF | | CD4093BF.A | Active | Production | CDIP (J) 14 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | CD4093BF | | CD4093BF3A | Active | Production | CDIP (J) 14 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 7704602CA<br>CD4093BF3A | | CD4093BF3A.A | Active | Production | CDIP (J) 14 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 7704602CA<br>CD4093BF3A | | CD4093BM | Active | Production | SOIC (D) 14 | 50 TUBE | Yes | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | CD4093BM | | CD4093BM.A | Active | Production | SOIC (D) 14 | 50 TUBE | Yes | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | CD4093BM | | CD4093BM96 | Active | Production | SOIC (D) 14 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | CD4093BM | | CD4093BM96.A | Active | Production | SOIC (D) 14 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | CD4093BM | | CD4093BM96E4 | Active | Production | SOIC (D) 14 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | CD4093BM | | CD4093BM96G4 | Active | Production | SOIC (D) 14 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | CD4093BM | | CD4093BMG4 | Active | Production | SOIC (D) 14 | 50 TUBE | Yes | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | CD4093BM | | CD4093BMT | Obsolete | Production | SOIC (D) 14 | - | - | Call TI | Call TI | -55 to 125 | CD4093BM | | CD4093BNSR | Active | Production | SOP (NS) 14 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | CD4093B | | CD4093BNSR.A | Active | Production | SOP (NS) 14 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | CD4093B | | CD4093BNSRG4 | Active | Production | SOP (NS) 14 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | CD4093B | | CD4093BPW | Obsolete | Production | TSSOP (PW) 14 | - | - | Call TI | Call TI | -55 to 125 | CM093B | | CD4093BPWR | Active | Production | TSSOP (PW) 14 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | CM093B | | CD4093BPWR.A | Active | Production | TSSOP (PW) 14 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | CM093B | <sup>(1)</sup> Status: For more details on status, see our product life cycle. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. www.ti.com 29-May-2025 - (3) RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. - (4) Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. - (5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. - (6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF CD4093B, CD4093B-MIL: Catalog: CD4093B Automotive: CD4093B-Q1, CD4093B-Q1 Military: CD4093B-MIL #### NOTE: Qualified Version Definitions: - Catalog TI's standard catalog product - Automotive Q100 devices qualified for high-reliability automotive applications targeting zero defects - Military QML certified for Military and Defense Applications ## **PACKAGE MATERIALS INFORMATION** www.ti.com 23-May-2025 #### TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | CD4093BM96 | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | CD4093BNSR | SOP | NS | 14 | 2000 | 330.0 | 16.4 | 8.45 | 10.55 | 2.5 | 12.0 | 16.2 | Q1 | | CD4093BPWR | TSSOP | PW | 14 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | www.ti.com 23-May-2025 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |------------|--------------|-----------------|------|------|-------------|------------|-------------| | CD4093BM96 | SOIC | D | 14 | 2500 | 356.0 | 356.0 | 35.0 | | CD4093BNSR | SOP | NS | 14 | 2000 | 356.0 | 356.0 | 35.0 | | CD4093BPWR | TSSOP | PW | 14 | 2000 | 356.0 | 356.0 | 35.0 | ## **PACKAGE MATERIALS INFORMATION** www.ti.com 23-May-2025 #### **TUBE** \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |------------|--------------|--------------|------|-----|--------|--------|--------|--------| | CD4093BE | N | PDIP | 14 | 25 | 506 | 13.97 | 11230 | 4.32 | | CD4093BE | N | PDIP | 14 | 25 | 506 | 13.97 | 11230 | 4.32 | | CD4093BE.A | N | PDIP | 14 | 25 | 506 | 13.97 | 11230 | 4.32 | | CD4093BE.A | N | PDIP | 14 | 25 | 506 | 13.97 | 11230 | 4.32 | | CD4093BEE4 | N | PDIP | 14 | 25 | 506 | 13.97 | 11230 | 4.32 | | CD4093BEE4 | N | PDIP | 14 | 25 | 506 | 13.97 | 11230 | 4.32 | | CD4093BM | D | SOIC | 14 | 50 | 506.6 | 8 | 3940 | 4.32 | | CD4093BM.A | D | SOIC | 14 | 50 | 506.6 | 8 | 3940 | 4.32 | | CD4093BMG4 | D | SOIC | 14 | 50 | 506.6 | 8 | 3940 | 4.32 | SMALL OUTLINE INTEGRATED CIRCUIT - 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm, per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm, per side. - 5. Reference JEDEC registration MS-012, variation AB. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. ## **MECHANICAL DATA** ## NS (R-PDSO-G\*\*) ## 14-PINS SHOWN #### PLASTIC SMALL-OUTLINE PACKAGE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15. CERAMIC DUAL IN LINE PACKAGE Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4040083-5/G CERAMIC DUAL IN LINE PACKAGE - 1. All controlling linear dimensions are in inches. Dimensions in brackets are in millimeters. Any dimension in brackets or parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. This package is hermitically sealed with a ceramic lid using glass frit. - His package is remitted by sealed with a ceramic its using glass mit. Index point is provided on cap for terminal identification only and on press ceramic glass frit seal only. Falls within MIL-STD-1835 and GDIP1-T14. CERAMIC DUAL IN LINE PACKAGE ## N (R-PDIP-T\*\*) ## PLASTIC DUAL-IN-LINE PACKAGE 16 PINS SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A). - The 20 pin end lead shoulder width is a vendor option, either half or full width. SMALL OUTLINE PACKAGE - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-153. SMALL OUTLINE PACKAGE NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE PACKAGE NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated