## CD4066B CMOS Quad Bilateral Switch #### 1 Features - 15V digital or ±7.5V peak-to-peak switching - 125Ω typical on-state resistance for 15V operation - Switch on-state resistance matched to within $5\Omega$ over 15V signal-input range - On-state resistance flat over full peak-to-peak signal range - High on or off output-voltage ratio: 80dB typical at $f_{is} = 10kHz$ , $R_L = 1k\Omega$ - High degree of linearity: <0.5% distortion typical at $f_{is} = 1kHz$ , $V_{is} = 5V_{p-p}$ $V_{DD} - V_{SS} \ge 10V$ , $R_L = 10k\Omega$ - Extremely low off-state switch leakage, resulting in very low offset current and high effective off-state resistance: 10 pA typical at $V_{DD} - V_{SS} = 10V$ , $T_A =$ 25°C - Extremely high control input impedance (control circuit isolated from signal circuit): 10<sup>12</sup>Ω typical - Low crosstalk between switches: -50dB typical at $f_{is} = 8MHz, R_I = 1k\Omega$ - Matched control-input to signal-output capacitance: reduces output signal transients - Frequency response, switch On = 40MHz typical - 100% tested for quiescent current at 20V - 5V, 10V, and 15V parametric ratings ### 2 Applications - Analog signal switching and multiplexing: signal gating, modulators, squelch controls, demodulators, choppers, commutating switches - Digital signal switching and multiplexing - Analog-to-digital and digital-to-analog conversions - Digital control of frequency, impedance, phase, and analog-signal gain - **Building automation** ## 3 Description The CD4066B device is a quad bilateral switch intended for the transmission or multiplexing of analog or digital signals. It is pin-for-pin compatible with the CD4016B device, but exhibits a much lower onstate resistance. In addition, the on-state resistance is relatively constant over the full signal-input range. The CD4066B device consists of four bilateral switches, each with independent controls. Wide operating supply of 3V to 18V allows for use in a broad array of applications. The advantages over single-channel switches include peak input-signal voltage swings equal to the full supply voltage and more constant on-state impedance over the input-signal range. However, for sample-and-hold applications, the CD4016B device is recommended. #### **Package Information** | PART NUMBER | PACKAGE <sup>(1)</sup> | PACKAGE SIZE <sup>(2)</sup> | | | |-------------|------------------------|-----------------------------|--|--| | | N (PDIP, 14) | 19.3mm × 9.4mm | | | | CD4066B | D (SOIC, 14) | 8.65mm × 6mm | | | | CD4000B | NS (SOP, 14) | 10.2mm × 7.8mm | | | | | PW (TSSOP, 14) | 5mm × 6.4mm | | | - (1) For more information, see Section 11 - (2)The package size (length × width) is a nominal value and includes pins, where applicable. **Bidirectional Signal Transmission Through Digital Control Logic** ## **Table of Contents** | 1 Features | 1 | 7.3 Feature Description | 14 | |--------------------------------------|----------------|-----------------------------------------------------|-----| | 2 Applications | 1 | 7.4 Device Functional Modes | | | 3 Description | | 8 Application and Implementation | 16 | | 4 Pin Configuration and Functions | 3 | 8.1 Application Information | 16 | | 5 Specifications | 4 | 8.2 Typical Application | | | 5.1 Absolute Maximum Ratings | 4 | 8.3 Power Supply Recommendations | 17 | | 5.2 ESD Ratings | 4 | 8.4 Layout | 17 | | 5.3 Recommended Operating Conditions | | 9 Device and Documentation Support | | | 5.4 Thermal Information | <mark>5</mark> | 9.1 Receiving Notification of Documentation Updates | s18 | | 5.5 Electrical Characteristics | <mark>5</mark> | 9.2 Support Resources | 18 | | 5.6 Switching Characteristics | | 9.3 Trademarks | 18 | | 5.7 Typical Characteristics | 9 | 9.4 Electrostatic Discharge Caution | 18 | | 6 Parameter Measurement Information | 10 | 9.5 Glossary | 18 | | 7 Detailed Description | 14 | 10 Revision History | | | 7.1 Overview | 14 | 11 Mechanical, Packaging, and Orderable | | | 7.2 Functional Block Diagram | | Information | 18 | ## **4 Pin Configuration and Functions** Figure 4-1. N, J, D, NS, or PW Packages 14-Pin PDIP, CDIP, SOIC, SOP, or TSSOP (Top View) **Table 4-1. Pin Functions** | PIN | | TYPE <sup>(1)</sup> | DESCRIPTION | |-----------------|-----|---------------------|---------------------------| | NAME | NO. | I I I F E \ / | DESCRIPTION | | SIG A IN/OUT | 1 | I/O | Input/Output for Switch A | | SIG A OUT/IN | 2 | I/O | Output/Input for Switch A | | SIG B OUT/IN | 3 | I/O | Output/Input for Switch B | | SIG B IN/OUT | 4 | I/O | Input/Output for Switch B | | CONTROL B | 5 | I | Control pin for Switch B | | CONTROL C | 6 | I | Control pin for Switch C | | V <sub>SS</sub> | 7 | _ | Low Voltage Power Pin | | SIG C IN/OUT | 8 | I/O | Input/Output for Switch C | | SIG C OUT/IN | 9 | I/O | Output/Input for Switch C | | SIG D OUT/IN | 10 | I/O | Output/Input for Switch D | | SIG D IN/OUT | 11 | I/O | Input/Output for Switch D | | CONTROL D | 12 | I | Control Pin for D | | CONTROL A | 13 | I | Control Pin for A | | $V_{DD}$ | 14 | _ | Power Pin | <sup>(1)</sup> I = input, O = output Copyright © 2024 Texas Instruments Incorporated Submit Document Feedback ## **5 Specifications** ### 5.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) (2) | | | MIN | MAX | UNIT | |-----------------------------------------|------------------------------------------------|----------------------|----------------------|------| | V <sub>DD</sub> – V <sub>SS</sub> | | | 20 | V | | $V_{DD}$ | Supply voltage | -0.5 | 20 | V | | V <sub>SS</sub> | | -20 | 0.5 | V | | I <sub>SEL</sub> or I <sub>EN</sub> | Logic control input pin current (EN, Ax, SELx) | -30 | 30 | mA | | V <sub>S</sub> or V <sub>D</sub> | Source or drain voltage (Sx, D) | V <sub>SS</sub> -0.5 | V <sub>DD</sub> +0.5 | V | | I <sub>S</sub> or I <sub>D (CONT)</sub> | Source or drain continuous current (Sx, D) | -20 | 20 | mA | | T <sub>J</sub> | Junction temperature | | 150 | °C | | T <sub>stg</sub> | Storage temperature | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Rating may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Condition. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability ## 5.2 ESD Ratings | | | | | VALUE | UNIT | |---------------------------------------|------|-------------------------|------------------------------------------------------------------------------------------|-------|------| | \ | | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | ±500 | V | | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | ESD) | Liectiostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±1500 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process. ### 5.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM MAX | UNIT | |-----------------------------------------|----------------------------------------------------------------|-----------------|----------|------| | V <sub>DD</sub> – V <sub>SS</sub> (1) | Power supply voltage differential | 3 | 18 | V | | $V_{DD}$ | Positive power supply voltage | 3 | 18 | V | | V <sub>S</sub> or V <sub>D</sub> | Signal path input/output voltage (source or drain pin) (Sx, D) | V <sub>SS</sub> | $V_{DD}$ | V | | V <sub>SEL</sub> or V <sub>EN</sub> | Address or enable pin voltage | 0 | $V_{DD}$ | V | | I <sub>S</sub> or I <sub>D (CONT)</sub> | Source or drain continuous current (Sx, D) | -10 | 10 | mA | | T <sub>A</sub> | Ambient temperature | <b>–</b> 55 | 125 | °C | (1) $V_{DD}$ and $V_{SS}$ can be any value as long as $3V \le (V_{DD} - V_{SS}) \le 24V$ , and the minimum $V_{DD}$ is met. <sup>(2)</sup> All voltages are with respect to ground, unless otherwise specified. <sup>(2)</sup> JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process. #### **5.4 Thermal Information** | | | | CD4 | 406x | | | |----------------------|----------------------------------------------|----------|----------|---------|------------|------| | | THERMAL METRIC(1) | N (PDIP) | D (SOIC) | NS (SO) | PW (TSSOP) | UNIT | | | | 14 PINS | 14 PINS | 14 PINS | 14 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 93.7 | 109.7 | 112.4 | 101.8 | °C/W | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 72.5 | 69.4 | 70.4 | 44.3 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 68.0 | 67.9 | 76.4 | 68.2 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 50.3 | 25.8 | 28.9 | 3.2 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 67.3 | 67.1 | 75.4 | 67.6 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. ### 5.5 Electrical Characteristics Over operating free-air temperature range, $V_{SUPPLY} = \pm 5V$ , and $R_L = 100 \Omega$ , (unless otherwise noted)<sup>(1)</sup> | | PARAMETER | | | TEST CONDITIONS | MIN | TYP MAX | UNI | |----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|------------------------------------------------|-----------------------|------|---------|-----| | SIGN | AL INPUTS (VIS) AND | OUTPUTS (Vos) | | | | | | | | | | $V_{DD} = 5V$<br>$V_{is} = 0V$ | | | 0.4 | V | | | | | $V_{DD} = 5V$<br>$V_{is} = 5V$ | | 4.6 | | V | | \ <u>\</u> | Switch output voltage | | V <sub>DD</sub> = 10V<br>V <sub>is</sub> = 0V | | | 0.5 | ٧ | | Vos | Switch output voltage | | V <sub>DD</sub> = 10V<br>V <sub>is</sub> = 10V | | 9.5 | | ٧ | | | | | | | | 1.5 | V | | | | | V <sub>DD</sub> = 15V<br>V <sub>is</sub> = 15V | | 13.5 | | ٧ | | | On-state resistance difference between any two switches | | | V <sub>DD</sub> = 5V | | 15 | | | Δ<br>R <sub>ON</sub> | On-state resistance<br>difference between<br>any two switches | | $R_L = 10k\Omega, V_C = VDD$ | V <sub>DD</sub> = 10V | | 10 | Ω | | | On-state resistance difference between any two switches On-state resistance resistance difference between any two switches | | | V <sub>DD</sub> = 15V | | 5 | | | | | | | V <sub>DD</sub> = 5V | 3.5 | | V | | V <sub>IHC</sub> | Control input, high volt | tage | See Figure 7 | V <sub>DD</sub> = 10V | 7 | | V | | | | | | V <sub>DD</sub> = 15V | 11 | | V | | | | V <sub>IN</sub> = V <sub>I</sub><br>50pF, R<br>V <sub>O</sub> = 10 | | V <sub>DD</sub> = 5V | | 6 | | | | | | | V <sub>DD</sub> = 10V | | 9 | | | | Maximum control input repetition rate $ \begin{array}{c} V_C = 10V \text{ (square wave centered o 5V), } t_r \text{ , } t_f = 20 \text{ns}, \\ V_{os} = 1/2 V_{os} \text{ at } \\ 1 \text{kHz} \end{array} $ | | V <sub>DD</sub> = 15V | | 9.5 | MHz | | Copyright © 2024 Texas Instruments Incorporated Submit Document Feedback ## **5.5 Electrical Characteristics (continued)** Over operating free-air temperature range, $V_{SUPPLY} = \pm 5V$ , and $R_L = 100 \Omega$ , (unless otherwise noted)<sup>(1)</sup> | | PARAMETER | | TEST CONDITIONS | MIN TYP MAX | UNI<br>T | |-----------------|----------------------|------------------------------------------------|------------------------|-------------|----------| | C <sub>IN</sub> | Input Capacitance | | | 5 7.5 | pF | | | | | T <sub>A</sub> = -55°C | 0.64 | | | | | ., | T <sub>A</sub> = -40°C | 0.61 | | | | | $V_{DD} = 5V$<br>$V_{is} = 0V$ | T <sub>A</sub> = 25°C | 0.51 | mA | | | | 15 - 1 | T <sub>A</sub> = 85°C | 0.42 | | | | | | T <sub>A</sub> = 125°C | 0.36 | | | | | | T <sub>A</sub> = -55°C | -0.64 | | | | | ., | T <sub>A</sub> = -40°C | -0.61 | | | | | $V_{DD} = 5V$<br>$V_{is} = 5V$ | T <sub>A</sub> = 25°C | -0.51 | mA | | | | 15 - 1 | T <sub>A</sub> = 85°C | -0.42 | | | | | | T <sub>A</sub> = 125°C | -0.36 | | | | | | T <sub>A</sub> = -55°C | 1.6 | | | | | | T <sub>A</sub> = -40°C | 1.5 | | | | | $V_{DD} = 10V$<br>$V_{is} = 0V$ | T <sub>A</sub> = 25°C | 1.3 | m/ | | | | l is | T <sub>A</sub> = 85°C | 1.1 | | | | Switch input current | | T <sub>A</sub> = 125°C | 0.9 | | | 5 | Switch input current | | T <sub>A</sub> = -55°C | -1.6 | | | | | | T <sub>A</sub> = -40°C | -1.5 | | | | | $V_{DD} = 10V$<br>$V_{is} = 10V$ | T <sub>A</sub> = 25°C | -1.3 | m | | | | Vis 101 | T <sub>A</sub> = 85°C | -1.1 | | | | | | T <sub>A</sub> = 125°C | -0.9 | | | | | | T <sub>A</sub> = -55°C | 4.2 | | | | | | T <sub>A</sub> = -40°C | 4 | | | | | $V_{DD} = 15V$<br>$V_{is} = 0V$ | T <sub>A</sub> = 25°C | 3.4 | m/ | | | | VIS OV | T <sub>A</sub> = 85°C | 2.8 | 1 | | | | | T <sub>A</sub> = 125°C | 2.4 | | | | | | T <sub>A</sub> = -55°C | -4.2 | | | | | | T <sub>A</sub> = -40°C | -4 | 1 | | | | V <sub>DD</sub> = 15V<br>V <sub>is</sub> = 15V | T <sub>A</sub> = 25°C | -3.4 | m/ | | | | VIS - 10 V | T <sub>A</sub> = 85°C | -2.8 | 1 | | | | | T <sub>A</sub> = 125°C | -2.4 | 1 | ## **5.5 Electrical Characteristics (continued)** Over operating free-air temperature range, $V_{SUPPLY} = \pm 5V$ , and $R_L = 100 \Omega$ , (unless otherwise noted)<sup>(1)</sup> | | PARAMETER | | TEST CONDITI | ONS | MIN TYP | MAX | UN<br>T | |----------|-------------------------------------|-------------------------------------------------------------|------------------------|------------------------|---------|------|---------| | | | | T <sub>A</sub> = -55°C | | | 5 | | | | | | T <sub>A</sub> = -40°C | | | 5 | | | | | $V_{is} = 0 \text{ to } 5V$<br>$V_{DD} = 5V$ | T <sub>A</sub> = 25°C | | 4 | 6 | | | | | VDD - 3V | T <sub>A</sub> = 85°C | | | 7 | | | | | | T <sub>A</sub> = 125°C | | | 7.5 | | | | | | T <sub>A</sub> = -55°C | | | 6 | | | | | | T <sub>A</sub> = -40°C | | | 6 | | | | | $V_{is} = 0 \text{ to } 10V$<br>$V_{DD} = 10V$ | T <sub>A</sub> = 25°C | | 5 | 7 | | | | | 100 101 | T <sub>A</sub> = 85°C | | | 8 | | | Quieso | cent Device Current | | T <sub>A</sub> = 125°C | | | 9 | l | | All swit | tches OFF | | T <sub>A</sub> = -55°C | | | 7 | μ | | | | | T <sub>A</sub> = -40°C | | | 7.5 | | | | | V <sub>is</sub> = 0 to 15V<br>V <sub>DD</sub> = 15V | T <sub>A</sub> = 25°C | | 5.5 | 8 | | | | | 100 100 | T <sub>A</sub> = 85°C | | | 9 | - | | | | | T <sub>A</sub> = 125°C | | | 10 | ĺ | | | | | T <sub>A</sub> = -55°C | | | 8.5 | | | | $V_{is} = 0 \text{ t}$ $V_{DD} = 2$ | | T <sub>A</sub> = -40°C | | | 8.5 | | | | | $V_{is} = 0 \text{ to } 20V$<br>$V_{DD} = 20V$ | T <sub>A</sub> = 25°C | | 6.5 | 9 | ĺ | | | | V DD - 20 V | T <sub>A</sub> = 85°C | | | 10 | | | | | | T <sub>A</sub> = 125°C | | | 11 | | | | | | | T <sub>A</sub> = -55°C | | 800 | | | | | | | T <sub>A</sub> = -40°C | | 850 | | | | | | V <sub>DD</sub> = 5V | T <sub>A</sub> = 25°C | 470 | 1050 | | | | | | | T <sub>A</sub> = 85°C | | 1200 | | | | | | | T <sub>A</sub> = 125°C | | 1300 | | | | | | | T <sub>A</sub> = -55°C | | 310 | | | | | to<br>(V <sub>DD</sub> +V <sub>SS</sub> )/2 ,V <sub>C</sub> | | T <sub>A</sub> = -40°C | | 330 | | | ON Re | esistance r <sub>ON</sub> Max | $= V_{DD}, R_L = 10k\Omega$ | | T <sub>A</sub> = 25°C | 180 | 400 | | | | | returned V <sub>is</sub> = V <sub>SS</sub> | | T <sub>A</sub> = 85°C | | 500 | | | | | to V <sub>DD</sub> | | T <sub>A</sub> = 125°C | | 500 | | | | | | | T <sub>A</sub> = -55°C | | 200 | | | | | | | T <sub>A</sub> = -40°C | | 210 | | | | | | V <sub>DD</sub> = 15V | T <sub>A</sub> = 25°C | 125 | 240 | | | | | | | T <sub>A</sub> = 85°C | | 300 | | | | | | | T <sub>A</sub> = 125°C | | 320 | | Copyright © 2024 Texas Instruments Incorporated Submit Document Feedback ## **5.5 Electrical Characteristics (continued)** Over operating free-air temperature range, $V_{SUPPLY} = \pm 5V$ , and $R_L = 100 \Omega$ , (unless otherwise noted)<sup>(1)</sup> | | PARAMET | | | TEST CONDI | | | TYP | MAX | UNI<br>T | |------------------|----------------------------------|---------------------|-----------------------------------------------------------|---------------------------------------|------------------------|-------|------|------|----------| | | | | | | T <sub>A</sub> = -55°C | | 1 | | | | | | | | | T <sub>A</sub> = -40°C | | 1 | | | | | | | | V <sub>DD</sub> = 5V | T <sub>A</sub> = 25°C | | 1 | | | | | | | | | T <sub>A</sub> = 85°C | | 1 | | | | | | | | | T <sub>A</sub> = 125°C | | 1 | | | | | | | | | T <sub>A</sub> = -55°C | | 1 | | | | | | | $ I_{is} < 10 \mu A, V_{is} =$ | | T <sub>A</sub> = -40°C | | 1 | | | | V <sub>ILC</sub> | Control input, low voltage (max) | | $V_{SS}$ , $V_{OS} = V_{DD}$ ,<br>and $V_{is} = V_{DD}$ , | $v_{is} = V_{DD}$ , $v_{DD} = v_{DD}$ | T <sub>A</sub> = 25°C | | 1 | | V | | | | | $V_{OS} = V_{SS}$ | | T <sub>A</sub> = 85°C | | 1 | | | | | | | | | T <sub>A</sub> = 125°C | | 1 | | | | | | | | | T <sub>A</sub> = -55°C | | 1 | | | | | | | | V <sub>DD</sub> = 15V | T <sub>A</sub> = -40°C | | 1 | | | | | | | | | T <sub>A</sub> = 25°C | | 1 | | 1 | | | | | | | T <sub>A</sub> = 85°C | | 1 | | | | | | | | | T <sub>A</sub> = 125°C | | 1 | | | | | | | | T <sub>A</sub> = -55°C | | -0.8 | | 0.8 | | | | Input current (max) | | | T <sub>A</sub> = -40°C | | -0.8 | | 0.8 | | | | | | $V_{is} \le V_{DD}, V_{DD} - V_{SS} = 18V, V_{CC} \le$ | T <sub>A</sub> = 25°C | | -0.7 | ±0.2 | 0.7 | | | I <sub>IN</sub> | Input current (max) | Input current (max) | M M M - | T <sub>A</sub> = 85°C | | -0.6 | | 0.6 | μA | | | Input current (max) | Input current | | T <sub>A</sub> = 125°C | | -0.55 | | 0.55 | | <sup>(1)</sup> Peak-to-Peak voltage symmetrical about $(V_{DD}-V_{EE})$ / 2. ## **5.6 Switching Characteristics** $T_{\Lambda} = 25^{\circ}C$ | 1A - 20 O | | | | | | | | | |------------------|----------------------------|---------------|------------------------------------------------------------------------------------------------------|-----------------|-----|-----|-----|------| | PARAMETER | FROM | то | TEST CONDITIONS | V <sub>CC</sub> | MIN | TYP | MAX | UNIT | | | | | ., ., ., ., | 5V | | 20 | 40 | | | t <sub>pd</sub> | Signal input | Signal output | $V_{IN} = V_{DD}, t_r, t_f = 20 \text{ns},$<br>$C_I = 50 \text{pF}, R_I = 1 \text{k}\Omega$ | 10V | | 10 | 20 | ns | | | | | ο <u>ι</u> σορι, τ. <u>ι</u> <u></u> | 15V | | 7 | 15 | | | | | | gnal output $V_{IN} = V_{DD}$ , $t_r$ , $t_f = 20$ ns, $C_L = 50$ pF, $R_L = 1$ k $\Omega$ | 5V | | 35 | 70 | | | t <sub>plh</sub> | Signal input | Signal output | | 10V | | 20 | 40 | ns | | | | | | 15V | | 15 | 30 | | | | | | | 5V | | 35 | 70 | | | t <sub>phl</sub> | Signal input Signal output | Signal output | Signal output $V_{IN} = V_{DD}, t_r, t_f = 20 \text{ns}, C_L = 50 \text{pF}, R_L = 1 \text{k}\Omega$ | 10V | | 20 | 40 | ns | | | | | | 15V | | 15 | 30 | | | | | | | | | | | | #### 5.7 Typical Characteristics Figure 5-1. System Settling Time vs Signal Rise/ Fall Time Figure 5-2. System Settling Time vs Signal Voltage Figure 5-3. System Settling Time vs Signal Voltage Figure 5-4. Typical ON Characteristics for 1 of 4 Channels Figure 5-5. Power Dissipation per Package vs Switching Frequency ### **6 Parameter Measurement Information** Copyright © 2016, Texas Instruments Incorporated Figure 6-1. Determination of ron as a Test Condition for Control-Input High-Voltage (VIHC) Specification Figure 6-2. Channel On-State Resistance Measurement Circuit Measured on Boonton capacitance bridge, model 75a (1 MHz); test-fixture capacitance nulled out. Figure 6-3. Typical On Characteristics for One of Four Channels 92CS-30922 All unused terminals are connected to V<sub>SS</sub>. Figure 6-4. Off-Switch Input or Output Leakage 92CS-30923 All unused terminals are connected to $V_{SS}$ . Figure 6-5. Propagation Delay Time Signal Input $(V_{is})$ to Signal Output $(V_{os})$ All unused terminals are connected to V<sub>SS</sub>. Figure 6-6. Crosstalk-Control Input to Signal Output Copyright © 2024 Texas Instruments Incorporated Submit Document Feedback Copyright © 2016, Texas Instruments Incorporated All unused pins are connected to $V_{\mbox{\scriptsize SS}}.$ Delay is measured at $V_{os}$ level of +10% from ground (turn-on) or on-state output level (turn-off). Figure 6-7. Propagation Delay, t<sub>PLH</sub>, t<sub>PHL</sub> Control-Signal Output Copyright © 2016, Texas Instruments Incorporated All unused pins are connected to $V_{SS}$ . Figure 6-8. Maximum Allowable Control-Input Repetition Rate $Measure\ inputs\ sequentially\ to\ both\ V_{DD}\ and\ V_{SS}.\ Connect\ all\ unused\ inputs\ to\ either\ V_{DD}\ or\ V_{SS}.\ Measure\ control\ inputs\ only.$ Figure 6-9. Input Leakage-Current Test Circuit Copyright © 2016, Texas Instruments Incorporated Figure 6-10. Four-Channel PAM Multiplex System Diagram ## 7 Detailed Description #### 7.1 Overview CD4066B has four independent digitally controlled analog switches with a bias voltage of $V_{SS}$ to allow for different voltage levels to be used for low output. Both the p and n devices in a given switch are biased on or off simultaneously by the control signal. As shown in Figure 7-1, the well of the n-channel device on each switch is tied to either the input (when the switch is on) or to $V_{SS}$ (when the switch is off). Thus, when the control of the device is low, the output of the switch goes to $V_{SS}$ and when the control is high the output of the device goes to $V_{DD}$ . #### 7.2 Functional Block Diagram - A. All control inputs are protected by the CMOS protection network. - B. All p substrates are connected to V<sub>DD</sub>. - C. Normal operation control-line biasing: switch on (logic 1), $V_C = V_{DD}$ ; switch off (logic 0), $V_C = V_{SS}$ . - D. Signal-level range: $V_{SS} \le V_{is} \le V_{DD}$ . Figure 7-1. Schematic Diagram of One-of-Four Identical Switches and Associated Control Circuitry #### 7.3 Feature Description Each switch has different control pins, which allows for more options for the outputs. Bias Voltage allows the device to output a voltage other than 0V when the device control is low. The CD4066B has a large absolute maximum voltage for $V_{DD}$ of 20V. ## 7.4 Device Functional Modes Table 7-1 lists the functions of this device. **Table 7-1. Function Table** | INP | OUTPUT | | | | | |------------|--------------------|------|--|--|--| | SIG IN/OUT | SIG IN/OUT CONTROL | | | | | | Н | Н | Н | | | | | L | Н | L | | | | | X | L | Hi-Z | | | | ## 8 Application and Implementation #### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. #### 8.1 Application Information In applications that employ separate power sources to drive $V_{DD}$ and the signal inputs, the $V_{DD}$ current capability should exceed $V_{DD}/R_L$ ( $R_L$ = effective external load of the four CD4066B device bilateral switches). This provision avoids any permanent current flow or clamp action on the $V_{DD}$ supply when power is applied or removed from the CD4066B device. In certain applications, the external load-resistor current can include both $V_{DD}$ and signal-line components. To avoid drawing $V_{DD}$ current when switch current flows into pins 1, 4, 8, or 11, the voltage drop across the bidirectional switch must not exceed 0.8V (calculated from $r_{on}$ values shown). No V<sub>DD</sub> current flows through R<sub>L</sub> if the switch current flows into pins 2, 3, 9, or 10. ### 8.2 Typical Application Figure 8-1. Bidirectional Signal Transmission Through Digital Control Logic ## 8.2.1 Design Requirements This device uses CMOS technology and has balanced output drive. Avoid bus contention because it can drive currents in excess of maximum limits. The high drive also creates fast edges into light loads, so consider routing and load conditions to prevent ringing. #### 8.2.2 Detailed Design Procedure - 1. Recommended input conditions: - For rise time and fall time specifications, see Δt/Δv in Recommended Operating Conditions. - For specified high and low levels, see V<sub>IH</sub> and V<sub>IL</sub> in Recommended Operating Conditions. - 2. Recommended output conditions: - Load currents should not exceed ±10mA. ### 8.2.3 Application Curve Figure 8-2. Power Dissipation vs. Switching Frequency ### 8.3 Power Supply Recommendations The power supply can be any voltage between the MIN and MAX supply voltage rating located in *Recommended Operating Conditions*. Each VCC pin should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, $0.1\mu F$ is recommended; if there are multiple VCC pins, then $0.01\mu F$ or $0.022\mu F$ is recommended for each power pin. It is acceptable to parallel multiple bypass capacitors to reject different frequencies of noise. A $0.1\mu F$ and a $1\mu F$ are commonly used in parallel. The bypass capacitor should be installed as close to the power pin as possible for best results. #### 8.4 Layout #### 8.4.1 Layout Guidelines When using multiple bit logic devices inputs must never float. In many cases, functions or parts of functions of digital logic devices are unused, for example, when only two inputs of a triple-input *and* gate are used or only 3 of the 4 buffer gates are used. Such input pins must not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that should be applied to any particular unused input depends on the function of the device. Generally they are tied to GND or VCC, whichever makes more sense or is more convenient. It is generally acceptable to float outputs, unless the part is a transceiver. If the transceiver has an output enable pin, it disables the output section of the part when asserted. This does not disable the input section of the I/Os, so they cannot float when disabled. #### 8.4.2 Layout Example Figure 8-3. Diagram for Unused Inputs Copyright © 2024 Texas Instruments Incorporated Submit Document Feedback ## 9 Device and Documentation Support ## 9.1 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ## 9.2 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 9.3 Trademarks TI E2E™ is a trademark of Texas Instruments. All trademarks are the property of their respective owners. ### 9.4 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ## 9.5 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. #### 10 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | Changes from Revision I (May 2024) to Revision J (August 2024) | | | | | | | | |--------------------------------------------------------------------------------------------------|----------------|--|--|--|--|--|--| | Added Settling Time plots | 9 | | | | | | | | Changes from Revision H (January 2020) to Revision I (May 2024) | Page | | | | | | | | Changed Package Information table to include package leads | 1 | | | | | | | | • Changed the numbering format for tables, figures, and cross-references throughout the document | 1 | | | | | | | | Deleted the J (CDIP, 14) package from the data sheet | 1 | | | | | | | | Changed max and typ IDD for lower supply voltages | <mark>5</mark> | | | | | | | | Changed VIL from 2V to 1V acorss supply | 5 | | | | | | | | Ohanna fara Barisian O (han 2047) ta Barisian II (hanna 2000) | | | | | | | | | Changes from Revision G (June 2017) to Revision H (January 2020) | Page | | | | | | | | Added Junction Temperature details to the Absolute Maximum Ratings table | 4 | | | | | | | ### 11 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. www.ti.com 29-May-2025 #### **PACKAGING INFORMATION** | Orderable part number | Status | Material type | Package Pins | kage Pins Package qty Carrier RoHS Lead finish/Ball material | | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | | |-----------------------|----------|---------------|-----------------|------------------------------------------------------------------|-----|----------------------------|-----------------------------|------------------|----------------------| | CD4066BE | Active | Production | PDIP (N) 14 | 25 TUBE | Yes | NIPDAU | N/A for Pkg Type | -55 to 125 | CD4066BE | | CD4066BE.A | Active | Production | PDIP (N) 14 | 25 TUBE | Yes | NIPDAU | N/A for Pkg Type | -55 to 125 | CD4066BE | | CD4066BF | Active | Production | CDIP (J) 14 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | CD4066BF | | CD4066BF.A | Active | Production | CDIP (J) 14 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | CD4066BF | | CD4066BF3A | Active | Production | CDIP (J) 14 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | CD4066BF3A | | CD4066BF3A.A | Active | Production | CDIP (J) 14 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | CD4066BF3A | | CD4066BM | Obsolete | Production | SOIC (D) 14 | - | - | Call TI | Call TI | -55 to 125 | CD4066BM | | CD4066BM96 | Active | Production | SOIC (D) 14 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | CD4066BM | | CD4066BM96.A | Active | Production | SOIC (D) 14 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | CD4066BM | | CD4066BM96G4 | Obsolete | Production | SOIC (D) 14 | - | - | Call TI | Call TI | -55 to 125 | CD4066BM | | CD4066BMT | Obsolete | Production | SOIC (D) 14 | - | - | Call TI | Call TI | -55 to 125 | CD4066BM | | CD4066BNS | Obsolete | Production | SOP (NS) 14 | - | - | Call TI | Call TI | - | CD4066B | | CD4066BNSR | Active | Production | SOP (NS) 14 | 2000 LARGE T&R | Yes | NIPDAU NIPDAU | Level-1-260C-UNLIM | -55 to 125 | CD4066B | | CD4066BNSR.A | Active | Production | SOP (NS) 14 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | CD4066B | | CD4066BPW | Obsolete | Production | TSSOP (PW) 14 | - | - | Call TI | Call TI | -55 to 125 | CM066B | | CD4066BPWR | Active | Production | TSSOP (PW) 14 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | CM066B | | CD4066BPWR.A | Active | Production | TSSOP (PW) 14 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | CM066B | | CD4066BPWRG4 | Obsolete | Production | TSSOP (PW) 14 | - | - | Call TI | Call TI | -55 to 125 | CM066B | | JM38510/05852BCA | Active | Production | CDIP (J) 14 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | JM38510/<br>05852BCA | | JM38510/05852BCA.A | Active | Production | CDIP (J) 14 | 25 TUBE | No | SNPB | N/A for Pkg Type -55 to 125 | | JM38510/<br>05852BCA | | M38510/05852BCA | Active | Production | CDIP (J) 14 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | JM38510/<br>05852BCA | <sup>(1)</sup> Status: For more details on status, see our product life cycle. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. ## PACKAGE OPTION ADDENDUM www.ti.com 29-May-2025 - (3) RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. - (4) Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. - (5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. - (6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF CD4066B, CD4066B-MIL: Catalog: CD4066B Automotive: CD4066B-Q1, CD4066B-Q1 Military: CD4066B-MIL NOTE: Qualified Version Definitions: - Catalog TI's standard catalog product - Automotive Q100 devices qualified for high-reliability automotive applications targeting zero defects - Military QML certified for Military and Defense Applications www.ti.com 23-May-2025 ### TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | CD4066BM96 | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | CD4066BM96 | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | CD4066BNSR | SOP | NS | 14 | 2000 | 330.0 | 16.4 | 8.1 | 10.4 | 2.5 | 12.0 | 16.0 | Q1 | | CD4066BNSR | SOP | NS | 14 | 2000 | 330.0 | 16.4 | 8.2 | 10.5 | 2.5 | 12.0 | 16.0 | Q1 | | CD4066BPWR | TSSOP | PW | 14 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | CD4066BPWR | TSSOP | PW | 14 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | www.ti.com 23-May-2025 ### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |------------|--------------|-----------------|------|------|-------------|------------|-------------| | CD4066BM96 | SOIC | D | 14 | 2500 | 353.0 | 353.0 | 32.0 | | CD4066BM96 | SOIC | D | 14 | 2500 | 356.0 | 356.0 | 35.0 | | CD4066BNSR | SOP | NS | 14 | 2000 | 356.0 | 356.0 | 35.0 | | CD4066BNSR | SOP | NS | 14 | 2000 | 353.0 | 353.0 | 32.0 | | CD4066BPWR | TSSOP | PW | 14 | 2000 | 353.0 | 353.0 | 32.0 | | CD4066BPWR | TSSOP | PW | 14 | 2000 | 367.0 | 367.0 | 35.0 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 23-May-2025 ### **TUBE** #### \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |------------|--------------|--------------|------|-----|--------|--------|--------|--------| | CD4066BE | N | PDIP | 14 | 25 | 506 | 13.97 | 11230 | 4.32 | | CD4066BE.A | N | PDIP | 14 | 25 | 506 | 13.97 | 11230 | 4.32 | SMALL OUTLINE INTEGRATED CIRCUIT #### NOTES: - 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm, per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm, per side. - 5. Reference JEDEC registration MS-012, variation AB. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. ## **MECHANICAL DATA** ## NS (R-PDSO-G\*\*) # 14-PINS SHOWN ### PLASTIC SMALL-OUTLINE PACKAGE NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15. CERAMIC DUAL IN LINE PACKAGE Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4040083-5/G CERAMIC DUAL IN LINE PACKAGE #### NOTES: - 1. All controlling linear dimensions are in inches. Dimensions in brackets are in millimeters. Any dimension in brackets or parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. This package is hermitically sealed with a ceramic lid using glass frit. - His package is remitted by sealed with a ceramic its using glass mit. Index point is provided on cap for terminal identification only and on press ceramic glass frit seal only. Falls within MIL-STD-1835 and GDIP1-T14. CERAMIC DUAL IN LINE PACKAGE # N (R-PDIP-T\*\*) ## PLASTIC DUAL-IN-LINE PACKAGE 16 PINS SHOWN NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A). - The 20 pin end lead shoulder width is a vendor option, either half or full width. SMALL OUTLINE PACKAGE #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-153. SMALL OUTLINE PACKAGE NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE PACKAGE NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated